Reg No.: MPLZQCS187 Name: VARSHATHOMAS

## APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY

0800CST203122103

B.Tech Degree S3 (R, S) / S1 (PT) (S, FE) Examination December 2023 (2019 Scheme)

### Course Code: CST203 Course Name: Logic System Design

| Max | Marks: 100 Duration: 3                                                                                     | Hours |
|-----|------------------------------------------------------------------------------------------------------------|-------|
|     | PART A  Answer all questions. Each question carries 3 marks                                                | Marks |
| 1   | Convert the decimal number 250.5 to base 7 and base 8.                                                     | (3)   |
| 2   | Represent the decimal number 8623 in BCD, Excess-3 code and 2421 code.                                     | (3)   |
| 2   | Using the postulates and theorems of Boolean algebra, simplify the expression $(A+B)^{6}(A^{6}+B^{6})^{2}$ | (3)   |
| (4) | A bank vault has three locks with a different key for each lock. Each key is                               | (3)   |
|     | owned by a different person. In order to open the door, at least two people must                           |       |
|     | insert their keys into the assigned locks. The signal lines A, B and C are 1 if                            |       |
|     | there is a key inserted into lock 1, 2 or 3 respectively. Write a minimized                                |       |
| 10  | Boolean expression for the variable Z which is 1 iff the door should open.                                 |       |
| (3) | A combinational circuit is defined by the following three functions.                                       | (3)   |
|     | $F_1=x^4y^4+xyz^3 \qquad F_2=x^4+y \qquad F_3=xy+x^4y^4$                                                   |       |
|     | Design the circuit with a decoder and external gates.                                                      |       |
| 6   | Design a combinational circuit to check for odd parity of four bits.                                       | (3)   |
| 7   | What are ripple counters?                                                                                  | (3)   |
| 8   | Convert SR to T flipflop                                                                                   | (3)   |
| X   | Convert (17.5)10 to 32-bit single precision IEEE 754 binary floating point standard                        | (3)   |
| 10  | Find the modulus of 8-bit Ring, Johnson and Synchronous counter.                                           | (3)   |
|     |                                                                                                            |       |
|     | PART B                                                                                                     |       |
|     | Answer any one full question from each module. Each question carries 14 mark  Module 1                     | s     |
| X   | a) Perform the following operations                                                                        | (6)   |
|     | $i)(367)_8 + (715)_8$ $ii) (56A_649)_{16} + (98B_65A)_{16}$ $iii)(1230)_4 + (23)_4$                        |       |

# 0800CST203122103

|    |            | - A. C. Hamino                                                                                                               |      |
|----|------------|------------------------------------------------------------------------------------------------------------------------------|------|
|    | 6)         | Perform the following  1) BCD subtraction (7235)16 - (346)16 in 10's complement method                                       | (8)  |
|    |            | ii) Subtract (9F2C) is from (A96B) is in 15's complement method                                                              |      |
|    |            |                                                                                                                              |      |
| 12 | a)         | Perform the following operations using 2's complement representation                                                         | (6)  |
| 1~ | -,         | 1) (+12) - (+50) (1) (+85) - (+43)                                                                                           | (0)  |
|    | <b>b</b> ) | Convert the following numbers from the given base to the bases indicated                                                     | (8)  |
|    | υ,         | i) Octal 623.77 to decimal, binary and hexadecimal                                                                           | (0)  |
|    |            | ii) Hexadecimal 2AC5,D to decimal, octal and binary.                                                                         |      |
|    |            | iii) Decimal number 85 to BCD and Excess-3 code.                                                                             |      |
|    |            | Module 2                                                                                                                     |      |
| ., |            | Implement $F(A, B, C) = \sum_{m} (0, 1, 5)$ using only NAND gates.                                                           | (7)  |
| X  |            | Simplify the Boolean expression Y(A,B,C,D)=11M (0, 1, 3, 5, 6, 7, 10, 14, 15)                                                | (7)  |
|    | b)         |                                                                                                                              | (1)  |
|    |            | using K-map in Product of Sums form.<br>Simplify $F(a,b,c,d)=\Sigma(1,3,4,5,9,10,11)+\Sigma_d(6,8)$ using tabulation method. | (10) |
| 14 | a)         |                                                                                                                              | (10) |
|    | b)         | Implement AND gate using only NOR gates.                                                                                     | (4)  |
|    |            | Module 3                                                                                                                     | /10  |
| X  | a)         | Explain the operation of a 4-bit magnitude comparator circuit with a neat logic                                              | (10) |
|    |            | diagram.                                                                                                                     |      |
|    | b)         | Construct a full adder using two half adder circuits.                                                                        | (4)  |
| 横  | (B)        | Draw the circuit of a BCD adder and explain its working.                                                                     | 8)   |
|    | (D)        | Implement $F(A,B,C,D) = \sum_{m} (0,1,3,4,8,9,15)$ using $8 \times 1$ MUX                                                    | (6)  |
|    |            | Module 4                                                                                                                     |      |
| X  | a)         | Design a synchronous counter with the following binary sequence 0, 1, 3,7,6,4                                                | (10) |
| ^  |            | and repeat. Use T flipflops,                                                                                                 |      |
|    | b)         | The truth table of AB flipflop is given as                                                                                   | (4)  |
|    | -,         | A B Qn41                                                                                                                     |      |
|    |            | 0 0 0<br>0 1 Q <sub>n</sub>                                                                                                  |      |
|    |            | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                        |      |
|    |            | 1 1 1                                                                                                                        |      |
|    |            | Write the excitation table and characteristic equation of AB Flipflop                                                        | (7)  |
| 18 | a)         | Explain how a master slave flipflop eliminates race around condition                                                         | (7)  |
|    | h)         | Draw the logic diagram and timing diagram of a mod-5 ripple counter                                                          | (1)  |

#### 0800CST203122103

#### Module 5

| X  |    | Draw a flowchart and explain the addition/subtraction of binary numbers in sign-magnitude form | (10 |
|----|----|------------------------------------------------------------------------------------------------|-----|
|    | b) | Draw the logic diagram of a 5-bit Johnson counter                                              | (4  |
| 20 | a) | Implement a 4-bit bidirectional shift register with parallel load                              | (8  |
|    | b) | Design a BCD to Excess -3 code converter using ROM.                                            | (6  |